ISSN: 1813-162X (Print); 2312-7589 (Online) ## Tikrit Journal of Engineering Sciences available online at: http://www.tj-es.com Agha FNA, Naïf YH, Shakib MN. Review of Nanosheet Transistors Technology · *Tikrit Journal of Engineering Sciences* 2021; **28**(1): 40-48. ## Firas N. A. Hassan Agha <sup>1,\*</sup> Yasir H. Naif <sup>2</sup> Mohammed N. Shakib<sup>3</sup> <sup>1</sup>Electrical Department/ Engineering College/ Mosul University / Mosul, Iraq <sup>2</sup>Department of Computer Engineering/ Faculty of Engineering, Tishk / International University/ Erbil- 3 Faculty of Electrical and Electronics / Engineering Technology, University / Malaysia Pahang / Pekan, Malaysia #### Keywords: FinFET, Nanowire, GAA, Sub-threshold swing, Downscaling #### ARTICLE INFO Article history: Received 9 Nov. 2020 Accepted 29 Mar. 2021 Available online 11May2021 # Review of Nanosheet Transistors Technology ABSTRACT Nano-sheet transistor can be defined as a stacked horizontally gate surrounding the channel on all direction. This new structure is earning extremely attention from research to cope the restriction of current Fin Field Effect Transistor (FinFET) structure. To further understand the characteristics of nano-sheet transistors, this paper presents a review of this new nano-structure of Metal Oxide Semiconductor Field Effect Transistor (MOSFET), this new device that consists of a metal gate material. Lateral nano-sheet FET is now targeting for 3nm Complementary MOS (CMOS) technology node. In this review, the structure and characteristics of Nano-Sheet FET (NSFET), FinFET and NanoWire FET (NWFET) under 5nm technology node are presented and compared. According to the comparison, the NSFET shows to be more impregnable to mismatch in ON current than NWFET. Furthermore, as comparing with other nano-dimensional transistors, the NSFET has the superior control of gate all-around structures, also the NWFET realize lower mismatch in sub threshold slope (SS) and drain induced barrier lowering (DIBL). $\ @$ 2021 TJES, College of Engineering, Tikrit University DOI: http://doi.org/10.25 30/tjes.28.1.05 ### مقال حول تقنية ترانزستورات الصفائح النانوية. فراس نذير عبدالقادر / قسم الهندسة الكهربائية / كلية الهندسة / جامعة الموصل ياسر هاشم نايف / قسم هندسة الحاسبات / كلية الهندسة / جامعة تشك الدولية / اربيل محمد نجم الثاقب / كلية الهندسة الكهربائية والالكترونيات / الجامعة التكنولوجية الهندسية / بهانك / الماليزية **الخلاصة** من الممكن تعريف ترانسستورات الصفائح النانوية على اساس انها عناصر مكونة من طبقات مجمعة بصورة افقية والقناة فيها محاطة بالبوابة من جميع الاتجاهات. حيث يكتسب هذا التركيب الجديد من (الترانسستورات) اهمية بالغة جدا من قبل الباحثين نتيجة السعي المتواصل والمستمر من قبلهم من أجل تصغير ابعاد الترانسستورات الحالية (تأثير المجال الزعفية) الى اقل حجم ممكن. ولفهم خصائص وتراكيب هذه الترانزسستورات (الجديدة) وبصورة معمقة, قدم هذا البحث مراجعة ومسح تاريخي و علمي لتطور صناعة الترانزسستورات المجالية (معدن \_أوكسيد \_شبه موصل). يتكون هذا الترانزسستور (الجديد) من بوابة مصنوعة من المعدن. تصل الابعاد (الجانبية) التصنيعية لترانزسستور الصفائح النانوية بحدود 3 نانوميتر. وكذلك تمت في هذه المراجعة دراسة ومقارنة تراكيب وخصائص لعدة انواع من الترانزسستورات (اقل من 5 نانوميتر ) وهي ترانزسستورات الصفائح النانوية, الترانزسستورات المجالية الزعنفية, والترانزسستورات المجالية ذات القناة السلكية النانوية. على ذلك ونتيجة تمتلك خواص ومزايا منيعة لحالة عدم موائمة تيار التشغيل اكثر من النوع الإخر (الترانزسستورات المجالية ذات القناة السلكية النانوية). علاوة على ذلك ونتيجة المقارنات بين الانواع الثلاثة من حيث الابعاد الصغيرة, تبين بان الترانزسستورات ذات الصفائح النانوية) هي الاقل موائمة مع منحني تحت العتبة وكذلك البوابة, واخيرا (نتيجة المقارنة) تبين بان الترانزسستورات من النوع (المجالية ذات القناة السلكية النانوية) هي الاقل موائمة مع منحني تحت العتبة وكذلك انخفاض الجهد نتيجة المقارنة) تبين بان الترانزسستورات من النوع (المجالية ذات القناة السلكية النانوية) هي الاقل موائمة مع منحني تحت العتبة وكذلك انخفاض الجهد نتيجة المقارنة) <sup>\*</sup> Corresponding Author: Firas N. A. Hassan Agha, Electrical Department/ Engineering College/ Mosul University / Mosul, Iraq #### 1. INTRODUCTION In recent technology, the Nano-sheet Transistor is earning extremely high attention because it over comes on the physical limitation and fabrication challenges of the FinFET technology, and hence the performance improvements of the device is raising [1-2]. The NSFET is also known Multi Bridge Channel FET (MBCFET), the structure of NSFET is shown in Fig. 1 [3-4]. Fig. 1.NSFET structure (a) Single channel, (b) Multi channel. [4] Fig. 1 (a) illustrates that the channel is surrounding by the gate in all directions, like a Gate All Around Field Effect Transistor (GAAFET), while in Fig. 1(b), the same channel of transistor in Fig. 1(a) but with multi configuration [5-6]. The characteristics of Nano-sheet transistor has been suggested by many researcher as a promising candidate for a large degree scaling in the process of manufacturing technology, Nano-sheet architecture has been proposed to substitute FinFET [7-8] and Nano-sheet technology node will be at 5nm lieu of 3nm [9]. NSFET exhibit excellent controlling on short channel, enables the effective width of the desired channel to be achievement in freedom, so the drive current ION will be higher as compared ION in FinFET [10-11]. Another advantages of NSFET has outstanding frequency response (faster) and support possibility multithreshold-voltage [12]. Also NSFET offered better flexibility to self-heating effect (SHE) compared with FinFET [4]. On the other hand NSFET has a minimum of complex modeling design as in FinFET [8], and also it has a minimum of mismatch in threshold voltage and drain current as compared with NWFET, but it has a minimum of mismatch in Sub threshold Slope SS and DIBL [13]. Finally, NSFET can be resolved most problems and difficulties which are FinFET faced such as continuous scaling down (Fig. 2), short channel regression, manufacturing challenges and itself device performance was limited [14-16]. Fig. 2. Nanosheet structures will be a replacement of FinFET. [16] #### 2. NANO-SHEET AND FINFET In 2019, Samsung Electronics company announced to modernize the process of a new node technology with 3nm nano-sheet [17]. This technology will represent a huge advancement in the world computing, and overcome all current physical limitation and electrical constraints. NSH technology will increase the performance of the device approximately 30-40%, saving the power consumption approximately 50% and saving the chip area approximately 45% [18-19]. NSFET or MBCFET (based on 3 nm), is considered the next generation of GAA technology [20]. Fig. 2 illustrates the downscaling of the technology nodes, where 22 nm processes (node) had been launched to the markets in 2012 and FinFET devices uses this process (22nm) based on Tri-Gate transistor, while 20 nm process is an intermediate half-node based on the 22 nm process [21-22]. The process of technology node (16 nm) launched in 2013, FinFET and NAND flash devices manufactured according to this node [23-24], while in 2014 multi-gate MOSFET devices is manufactured based on 14nm [23-24]. In 2016, later process is a non-planar development of planar CMOS technology at 10 nm [25]. Finally, 7 nm process (2018), where nano-sheet devices has been used and manufactured it according to the GAA and extreme ultraviolet lithography (EUV) technique. At this node (7 nm), began replacement FinFET device architecture by nano-sheet architecture, to boost further miniaturization to the 5nm and 3nm nodes [26-27]. Along the past decade, FinFET devices have been the major driver for fabrication logic gates-based on process technologies. Nevertheless, FinFET devices ultimately amount to a point where it cannot be scaled down further more [28]. In order to increase and continuous scaling down, the contact area between the gate and channel should be increase, and the method to make this is to use a GAA design as illustrated in Fig. 3 [29]. **Fig. 3.** Development of Field Effect Transistor from FinFET to MBCFET. [29] GAA regulates the dimensions of the device to confirm that the gate is surrounding in four directions. This structure permits to GAA type to stack devices vertically instead of laterally [30]. The NSFET structure has a gate all around configuration that similar to the NWFET but unlike the structure of FinFET, its channel width is not limited, it is based on GAAFET [31-32]. Nano-sheet structures can responds to logic device needs at 5nm technology nodes and beyond. Stacked NS are fabricated with minimal deviation compared to the industry standard FinFET, essentially creates a device architecture with stacked layers of silicon sheets by retaining the silicon layers from a super lattice structure that consists of alternating crystal layers of silicon and silicon germanium internally developed EUV mask inspection tool. The last form of GAA (Fig. 3) is nano-sheet devices or MBCFET, the channel seems to be horizontal sheet and hence the area of the channel is increased [33]. A key metric in MBCFET is width of the nano-sheet which defining the performance and power characteristics, that is to mean higher width, higher performance [34]. Another promise of MBCFET technology is reducing the operating voltage from 0.75 volts to 0.70 volts [35]. #### 3. NSFET FABRICATION TECGNOLOGIES NSFET devices can be fabricated with simple variation compared with the industry standard of the FinFET devices [8]. All the nano-sheets are intended to be stable in two dimension crystals under environmental conditions to show the rise in quality of the crystals[36-37]. The difference between FinFET and NSFET based on the structure is shown in Fig. 4 [38]. we notice that more than one horizontal nanosheet (multiple NS) can be used in MBCFET as a channel (surrounded with a gate in all directions) and these channels will be stacked vertically, while in FinFET, the channel (surrounded with a gate in three directions only) is limited, placed on vertically as a pillars and has a fixed height [38-40]. Fig. 4. Structureal comparison of FinFET and MBCFET. [38] Different nano-sheet widths of MBCFET can be formed on the same wafer by using direct model, if the width of NS is narrow, then MBCFET can be used for low power applications or Static Random Access Memory (SRAM), while if the width was wider, the MBCFET can be used as high performance, so the optimization of the device can be achieved by using variable widths of NS [41]. The channel thickness of NSFET is defined as $T_{\rm si}$ , also known sheet thickness variation (STV) and the spacing between two sheets or suspension distance is defined as $T_{\rm sus}$ as shown in Figs. 4 and 5. if the channel thickness $T_{si}$ is reduced, it will result to perpetuation of proper electrostatics, and if the space between two sheets $T_{sus}$ is unequal ( $T_{sus1} \neq T_{sus2}$ ), it will result to multiple threshold voltage ( $V_T$ ) is been done, but if the distances between two sheets ( $T_{sus}$ ) is minimum as possible as, the parasitic capacitance became minimize [42-45]. Fig. 5 illustrates the main steps of NSFET fabrications [46]. Meanwhile, NSFET is a GAA structure like the NWFET but unlike the NWFET its width of channel is not limited [47-48]. Fig. 5. Schematic diagrams for NSFET fabrication [47] #### 4. NSFET, FINFET AND NWFET COMPARISION The electrical characteristics of NSFET is similar to the FinFET for the same cross section area but NSFET has the advantage of high on state current $I_{ON}$ [49-50]. MBCFET exhibit the larger current ( $I_{ON}$ ) is more 4.6 times comparison with conventional MOSFET, sub threshold slope (SS) is an ideal value ( $\approx 60$ mV/dec) [51-52], DIBL and I<sub>OFF</sub> in Nanowire NWFET is better as compared to the NSFET [50]. Finally threshold voltage (V<sub>T</sub>) in MBCFET is better as a compared with FinFET devices [53-57]. Fig. 6 illustrates the transient drain current response with time for FinFET, NWFET and NSFET. Fig. 7 shows the transfer characteristics of FinFET, NWFET and NSFET. Fig. 6. Transient drain current vs. Time for the three transistors [52] Fig. 7. Transfer charactersics of the three transistors [52]. TABLE 1 IMPORTANT COMPARISION PARAMETERS OF THE THREE STRUCTURE OF TRANSISTORS | Best value of | NSFET Lg=12nm | FinFET Lg=15nm | NWFET Lg=12nm | Reference | |---------------|---------------|----------------|---------------|-----------| | SS (mV/dec) | 66 | 72 | | [31] | | DIBL (mV/V) | 32 | 55 | | [31] | | $V_{T}(mV)$ | 0.315-0.337 | 0.276-0.338 | 0.231-0.262 | [51] | #### 5. CONCLUSION This research reviews and presents the performances of NSFET and make a comparison with other nano-structure transistors like FinFET and NWFET. according to this comparison, the NSFET is the most nano-dimensional transistor suitable for the new 3nm node technology than the FinFET and NWFET because of its perfect electrical parameters like sub threshold Swing SS, DIBL, and Threshold 5. ACKNOWLWDGMENT The authors would like to thank University of Mosul for their support . #### **REFERENCES** - [1] Saehoon Joung and SoYoung Kim, "Design Optimization of Dual Material Gate Nano Sheet Field Effect Transistors ",Authorized licensed use limited to: Auckland University of Technology. - [2] E. Pop, S. Sinha, K. E. Goodson, "Heat generation and transport in nanometer-scale transistors", Proc. *IEEE*, vol. 94, no. 8, pp. 1587-1601, 2006. - [3] P. Ye, T. Ernst and M. V. Khare, "The last silicon transistor: Nanosheet devices could be the final evolutionary step for Moore's Law," in *IEEE* Spectrum, vol. 56, no. 8, pp. 30-35, Aug. 2019. - [4] G. Chalia and R. S. Hegde, "Study of Self-Heating Effects in Silicon Nano-Sheet Transistors", *IEEE International Conference* on Electron Devices and Solid State Circuits (EDSSC), PP. 1-2, 2018. - [5] S. Bangsaruntip et al., "High performance and highly uniform gate-all-around silicon nanowire MOSFETs with wire size dependent scaling," 2009 IEEE International Electron Devices Meeting (IEDM), pp. 1-4,2009. - [6] S. Kim, M. Guillorn, I. Lauer, P. Oldiges, T. Hook and M. Na, "Performance trade-offs in FinFET and gate-allaround device architectures for 7nm-node and beyond," 2015 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), Rohnert Park, CA, 2015, pp. 1-3. voltage $(V_T)$ with this node of technology. We found more dielectric in this structures and hence better ON current, also multi threshold voltages can be used in NSFET by using the verity metals in various gates. Finally to enhance the performance, at least dimensions, source and drain must be containing metals. - [7] D. Jang, D. Yakimets et al., "Device Exploration of NanoSheet Transistors for Sub-7-nm Technology Node", *IEEE Trans*. Electron Dev., vol. 64, no. 6, pp. 2707-13, 2017. - [8] N. Loubet et al., "Stacked nanosheet gate-all-around transistor to enable scaling beyond FinFET," 2017 Symposium on VLSI Technology, Kyoto, 2017, pp. T230-T231. - [9] M. Chen et al., "TMD FinFET with 4 nm thin body and back gate control for future low power technology," 2015 IEEE International Electron Devices Meeting (IEDM), Washington, DC, 2015, pp. 32.2.1-32.2.4. - [10] M. Chen et al., "TMD FinFET with 4 nm thin body and back gate control for future low power technology," 2015 IEEE International Electron Devices Meeting (IEDM), Washington, DC, 2015, pp. 32.2.1-32.2.4. - [11] IRDS Report, http://irds.ieee.org/reports, 2018. - [12] N. Singh et al., "Ultra-narrow silicon nanowire gate-allaround cmos devices: Impact of diameter, channel-orientation and low temperature on device performance," in 2006 *International Electron Devices Meeting*, Dec 2006, pp. 1–4. - [13] Jingyun Zhang , Xin Miao, Robin Chao and Ali Razavieh "Channel Geometry Impact and Narrow Sheet - Effect of Stacked Nanosheet" *Conference Paper* · December 2018. - [14] Chandan Kumar Jha etal "Impact of LER on Mismatch in Nanosheet Transistors for 5nm-CMOS" 4th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), 2020, pp. 1-4. - [15] H. -. Cho et al., "Si FinFET based 10nm technology with multi Vt gate stack for low power and high performance applications," 2016 IEEE Symposium on VLSI Technology, Honolulu, HI, 2016, pp. 1-2. - [16] N. Loubet et al., "Stacked nanosheet gate-all-around transistor to enable scaling beyond FinFET," *Symposium on VLSI Technology*, Kyoto, 2017, pp. T230-T231. - [17] Firas Natheer Abdul-kadir, Khalid khaleel Mohammad, Yasir Hashim "Investigation and design of ionimplanted MOSFET based on (18 nm) channel length", *Journal of TELKOMNIKA Telecommunication, Computing, Electronics and Control* Vol. 18, No. 5, October 2020, pp. 2635-2641. - [18] Pragya Kushwaha et al"Modeling the Quantum Gate capacitance of Nano-Sheet Gate-All-Aroun MOSFET", IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE, SAN JOSE, CA, 2019. - [19] Samuel Greengard,"Can Nanosheet Transistors Keep Moore's Law Alive?", Communications of the ACM, March 2020, Vol. 63 No. 3, Pages 10-12. - [20] Bae, Geumjong et al. "3nm GAA Technology featuring Multi-Bridge-Channel FET for Low Power and High Performance Applications." 2018 IEEE International Electron Devices Meeting (IEDM) (2018): pp. 28.7.1-28.7.4. - [21] Shubo Zhang, "Review of Modern Field Effect Transistor Technologies for Scaling", *J. Phys.: Conf. Ser.*, vol. 1617-012054, pp. 1-8, 2020. - [22] George V. Angelov ,1 Dimitar N. Nikolov,2 and Marin H. Hristov1 Technology and Modeling of Nonclassical - Transistor Devices", *Journal of Electrical and Computer Engineering*, Vol. 2019, Article ID 4792461, 18 pages, 2019. - [23] Mayur Bhole, Aditya Kurude, Sagar Pawar, "3D Tri-Gate Transistor Technology and Next Generation FPGAs", *International Journal of Engineering Sciences & Research Technology*, vol. 2, no. 10, pp. 2670-2675, 2013. - [24] Noh, M-S.; et al. "Implementing and validating double patterning in 22-nm to 16-nm product design and patterning flows". *Proc. SPIE*. 7640: 76400S. doi:10.1117/12.848194, 2010. - [25] Axelrad, V.; et al. "16nm with 193nm immersion lithography and double exposure". Proc. SPIE. 7641: 764109, doi:10.1117/12.846677, 2010. - [26] S. P. Wong et al, "A Density Metric for Semiconductor Technology," in Proceedings of the *IEEE*, vol. 108, no. 4, pp. 478-482, April 2020. - [27] R. Xie et al., "A 7nm FinFET technology featuring EUV patterning and dual strained high mobility channels," 2016 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, 2016, pp. 2.7.1-2.7.4, 2016. - [28] Firas Natheer Abdul-kadir, Yasir Hashim, Mohammed Nazmus Shakib, Faris Hassan Taha, "Electrical Characterization of Si Nanowire GAA-TFET Based on Dimensions Downscaling", *International Journal of Electrical and Computer Engineering (IJECE)*, Vol. 11, No. 1, pp. 780-787, February 2021. - [29] Nancy Cohen, "Samsung at foundry event talks about 3nm, MBCFET developments", TechXplore, 2019, May 18, https://techxplore.com/news/2019-05-samsung-foundry-event-3nmmbcfet.html - [30] Sung-Young Lee, Eun-Jung Yoon, "A novel sub-50 nm multi-bridge-channel MOSFET (MBCFET) with extremely high performance," Digest of Technical Papers. 2004 Symposium on VLSI Technology, Honolulu, HI, USA, 2004, pp. 200-201. - [31] Debajit Bhattacharya and Niraj K. Jha "FinFETs: From Devices to Architectures" Advances in Electronics, Vol. 2014, Article ID 365689, 21 pages, 2014. - [32] J. Zhang et al., "Full Bottom Dielectric Isolation to Enable Stacked Nanosheet Transistor for Low Power and High Performance Applications," 2019 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 2019, pp. 11.6.1-11.6.4. - [33] Firas Natheer Abdul-kadir Agha, Yasir Hashim, Mohammed Nazmus Shakib, "Temperature Impact on The I<sub>ON</sub>/I<sub>OFF</sub> Ratio of Gate All Around Nanowire TFET", 2020 IEEE International Conference on Semiconductor Electronics (ICSE), 2020, Malaysia. - [34] Amita, A. Gorad and U. Ganguly, "Analytical Estimation of LER-Like Variability in GAA Nano-Sheet Transistors," 2019 International Symposium on VLSI Technology, Systems and Application (VLSI-TSA), Hsinchu, Taiwan, 2019, pp. 1-2. - [35] S. Joung and S. Kim, "Leakage Performance Improvement in Multi-Bridge-Channel Field Effect Transistor (MBCFET) by Adding Core Insulator Layer," 2019 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Udine, Italy, 2019, pp. 1-4. - [36] Henry H. Radamson et al., "State of the Art and Future Perspectives in Advanced CMOS Technology," Nanomaterials, vol. 10, no. 8, p. 1555, 2020. - [37] Jianting Ye et al. "Transistors on Nano-sheets Beyond Graphene", 2013 *International Conference on Solid State Devices and Materials*, Fukuoka, 2013, pp682-683. - [38] G. Bae et al., "3nm GAA Technology featuring Multi-Bridge-Channel FET for Low Power and High Performance Applications," 2018 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, 2018, pp. 28.7.1-28.7.4. - [39] W. C. Jeong et al., "True 7nm Platform Technology featuring Smallest FinFET and Smallest SRAM cell by EUV, Special Constructs and 3rd Generation Single Diffusion Break," 2018 IEEE Symposium on VLSI Technology, Honolulu, HI, 2018, pp. 59-60. - [40] D. Ha et al., "Highly manufacturable 7nm FinFET technology featuring EUV lithography for low power and high performance applications," 2017 Symposium on VLSI Technology, Kyoto, 2017, pp. T68-T69. - [41]B. Parvais et al., "The device architecture dilemma for CMOS technologies: Opportunities & challenges of finFET over planar MOSFET," 2009 International Symposium on VLSI Technology, Systems, and Applications, Hsinchu, 2009, pp. 80-81. - [42] S. Barraud et al., "Performance and design considerations for gate-all-around stacked-NanoWires - FETs," 2017 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, 2017, pp. 29.2.1-29.2.4. - [43] K. Uchida, J. Koga, R. Ohba, T. Numata and S. I. Takagi, "Experimental evidences of quantum-mechanical effects on low-field mobility, gate-channel capacitance, and threshold voltage of ultrathin body SOI MOSFETs," International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224), Washington, DC, USA, 2001, pp. 29.4.1-29.4.4. - [44] X. He et al., "Impact of aggressive fin width scaling on FinFET device characteristics," 2017 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, 2017, pp. 20.2.1-20.2.4. - [45] Amita, S. Mittal and U. Ganguly, "The First Compact Model to Determine V<sub>T</sub> Distribution for DG-FinFET Due to LER," in *IEEE Transactions on Electron Devices*, vol. 65, no. 11, pp. 4772-4779, Nov. 2018. - [46] S. Kim, M. Guillorn, I. Lauer, P. Oldiges, T. Hook and M. Na, "Performance trade-offs in FinFET and gate-all-around device architectures for 7nm-node and beyond," 2015 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), Rohnert Park, CA, 2015, pp. 1-3. - [47] Sung-Young Lee et al., "A novel multibridge-channel MOSFET (MBCFET): fabrication technologies and characteristics," in *IEEE Transactions on Nanotechnology*, vol. 2, no. 4, pp. 253-257, Dec. 2003... - [48] E Mohapatra, TP Dash, J Jena, S Das, J Nanda, CK Maiti, "Performance Analysis of Si-Channel Nanosheet FETs with Strained SiGe Source/Drain Stressors" chapter in book Advances in Electrical Control and Signal Systems, Springer, 329-337, 2020. - [49] Ali Razavieh et al. "Effective Drive Current in Scaled FinFET and NSFET CMOS Inverters", 2018 76th *Device Research Conference* (DRC), 2018, pp. 1-2. - [50] J. Yao et al., "Physical Insights on Quantum Confinement and Carrier Mobility in Si, Si0.45Ge0.55, Ge Gate-All-Around NSFET for 5 nm Technology Node," in *IEEE Journal of the Electron Devices Society*, vol. 6, pp. 841-848, 2018. - [51] D. Ryu, M. Kim, J. Yu, S. Kim, J. Lee and B. Park, "Investigation of Sidewall High-k Interfacial Layer Effect in Gate-All-Around Structure," in *IEEE Transactions on Electron Devices*, vol. 67, no. 4, pp. 1859-1863, April 2020. - [52] C. K. Jha, K. Aditya, C. Gupta, A. Gupta and A. Dixit, "Single Event Transients in Sub-10nm SOI MuGFETs Due to Heavy-Ion Irradiation," in *IEEE Transactions on Device and Materials Reliability*, vol. 20, no. 2, pp. 395-403, June 2020. - [53] P. Kumar, S. Yadav and P. K. Pal, "Analysis of Nanosheet Field Effect Transistor (NSFET) for device and circuit perspective," 2019 Women Institute of Technology Conference on Electrical and Computer Engineering (WITCON ECE), Dehradun Uttarakhand, India, 2019, pp. 183-186. - [54] A. D. Gaidhane, G. Pahwa, A. Dasgupta, A. Verma and Y. S. Chauhan, "Compact Modeling of Surface Potential, Drain Current and Terminal Charges in Negative Capacitance Nanosheet FET including Quasi-Ballistic Transport," in *IEEE Journal of the Electron Devices Society*, doi: 10.1109/JEDS.2020.3019927. - [55] C. K. Jha, K. Aditya, C. Gupta, A. Gupta and A. Dixit, "Single Event Transients in Sub-10nm SOI MuGFETs Due to Heavy-Ion Irradiation," in *IEEE Transactions on Device and Materials Reliability*, vol. 20, no. 2, pp. 395-403, June 2020. - [56] Eleena Mohapatra et al. "Strain induced variability study in Gate-All-Around vertically-stacked horizontal nanosheet transistors", Physica Scripta, pp. 1-13, 2020. - [57] Firas Natheer Abdul-kadir Agha, Yasir Hashim, Waheb Abduljabbar Shaif, "Temperature characteristics of Gate all around nanowire channel Si-TFET", *Journal of Physics: Conference Series*, 2020. (Accepted)